logo of nvidia

英伟达Senior ASIC Engineer - PMU

社招全职地点:上海状态:招聘

任职要求


• BS / MS in electrical / computer engineering.
• 5 years working experience, with preference given to those with MS or equivalent experience.
• Strong communication skills and proficient oral English since this role require frequent communication with external teams mainly in USA and India.
• Familiar with frontend ASIC design.




Ways to stand out from the crowd:

• Experience on active power/low power design.
• Play similar role in other system-level control features if not power related.

工作职责


As chip sizes continue to grow, power efficiency has become paramount across all applications - from data centers to automotive and personal computing. Our PMU IP, developed over the past 13 years, is crucial in optimizing chip performance and efficiency in both idle and active scenarios. The PMU IP consists of a RISC-V core and custom-designed control logic. It collects and processes data from the entire chip, working in tandem with software running on the RISC-V core to determine optimal operating points. We are seeking a Senior ASIC Engineer who can help architect the next generation PMU for AI datacenter.



What you’ll be doing:

• Collaborate with the production SW team and power arch team to define the architecture/micro-architecture for various power features.
• Learn how PMU's function impacts the system and support the silicon debug.
• Implement the micro-architecture to RTL design.
包括英文材料
相关职位

logo of nvidia
社招

As chip sizes continue to grow, power efficiency has become paramount across all applications - from data centers to automotive and personal computing. Our PMU IP, developed over the past 13 years, is crucial in optimizing chip performance and efficiency in both idle and active scenarios. The PMU IP consists of a RISC-V core and custom-designed control logic. It collects and processes data from the entire chip, working in tandem with software running on the RISC-V core to determine optimal operating points. We are seeking a Senior Verification Engineer to join our Power Management Unit (PMU) IP team to help building more powerful PMU engine. What you’ll be doing: • Co-work with the IP architect and designer to define the IP verification methodology and test plan. Finishing the IP verification for all new coming features from project to project. • Maintain and improve the SV based unit-level TB to be power powerful and efficient. Maintain the regression and run various of sing-off verification checklists. • Learn and practice formal verification, and use formal tool to assist simulation to raise the verification quality.

更新于 2025-09-29
logo of nvidia
社招

• As a key MMPLEX Video Design team member, you will document, implement, and deliver fully verified, high-performance, low-area, and power-efficient designs to achieve the design targets and specifications. • Participate in video-related design and analyze architectural trade-offs based on features, performance requirements, and system limitations. • Craft micro-architecture, implement in HLS/RTL, and deliver a fully verified, synthesis/timing clean design. • Collaborate and coordinate with architects, other designers, pre- and post-silicon verification, SOCD, emulation, back-end, and bringup teams to accomplish your tasks.

更新于 2025-09-29
logo of nvidia
社招

• As a key MMPLEX Video Design team member, you will document, implement, and deliver fully verified, high-performance, low-area, and power-efficient designs to achieve the design targets and specifications. • Participate in video-related design and analyze architectural trade-offs based on features, performance requirements, and system limitations. • Craft micro-architecture, implement in HLS/RTL, and deliver a fully verified, synthesis/timing clean design. • Collaborate and coordinate with architects, other designers, pre- and post-silicon verification, SOCD, emulation, back-end, and bringup teams to accomplish your tasks.

更新于 2025-09-05
logo of nvidia
社招

• Co-work with the architect to define module architecture/micro-architecture. • Building for NVIDIA next next-generation IPs • Involved in the entire ASIC flow.

更新于 2025-09-29