logo of nvidia

英伟达Senior ASIC Verification Engineer - Hardware

社招全职地点:上海状态:招聘

任职要求


• BS / MS or equivalent experience in electrical / computer engineering and related.
• Above 5 years of ASIC design/verification experience.
• Familiar with verification methodology, tools and flow.
• Understand frontend ASIC design flow including RTL design, synthesis and timing analysis.
• Excellent analytical and problem-solving skills.
• Fluent English (…
登录查看完整任职要求
微信扫码,1秒登录

工作职责


NVIDIA SOC System-ASIC team is hiring a verification engineer. In this role, you will work closely with Arch, design and verification engineers to thoroughly verify some top-level related control units (like: Fuse/Floorsweep, Strap, Reset, Sysctrl) and some silicon measurement related units from unit-level to fullchip-level. Those units are important IPs used in both NVIDIA GPU and Tegra products.
What you’ll be doing:
• Micro-architecture definition for System-level modules (Fuse, Strap, Floorsweep, In-silicon measurement, Reset, Sysctrl, etc...)
• Unit-level and System-level verification for System-level modules.
• Own some NVIDIA internal checks to guarantee the design quality.
包括英文材料
SOC+
C+
还有更多 •••
相关职位

logo of nvidia
社招

NVIDIA SOC System-ASIC team is hiring a verification engineer. In this role, you will work closely with Arch, design and verification engineers to thoroughly verify some top-level related control units (like: Fuse/Floorsweep, Strap, Reset, Sysctrl) and some silicon measurement related units from unit-level to fullchip-level. Those units are important IPs used in both NVIDIA GPU and Tegra products. What you’ll be doing: • Micro-architecture definition for System-level modules (Fuse, Strap, Floorsweep, In-silicon measurement, Reset, Sysctrl, etc...) • Unit-level and System-level verification for System-level modules. • Own some NVIDIA internal checks to guarantee the design quality.

更新于 2025-10-29上海
logo of nvidia
社招

NVIDIA SOC System-ASIC team is hiring a verification engineer. In this role, you will work closely with Arch, design and verification engineers to thoroughly verify some top-level related control units (like: Fuse/Floorsweep, Strap, Reset, Sysctrl) and some silicon measurement related units from unit-level to fullchip-level. Those units are important IPs used in both NVIDIA GPU and Tegra products. What you’ll be doing: • Micro-architecture definition for System-level modules (Fuse, Strap, Floorsweep, In-silicon measurement, Reset, Sysctrl, etc...) • Unit-level and System-level verification for System-level modules. • Own some NVIDIA internal checks to guarantee the design quality.

更新于 2025-11-17上海
logo of nvidia
社招

NVIDIA SOC System-ASIC team is hiring a verification engineer. In this role, you will work closely with Arch, design and verification engineers to thoroughly verify some top-level related control units (like: Fuse/Floorsweep, Strap, Reset, Sysctrl) and some silicon measurement related units from unit-level to fullchip-level. Those units are important IPs used in both NVIDIA GPU and Tegra products. What you’ll be doing: • Micro-architecture definition for System-level modules (Fuse, Strap, Floorsweep, In-silicon measurement, Reset, Sysctrl, etc...) • Unit-level and System-level verification for System-level modules. • Own some NVIDIA internal checks to guarantee the design quality.

更新于 2025-12-03上海
logo of nvidia
实习

We are now looking for ASIC Design Interns! NVIDIA MMPLEX team is in Shanghai with more than 300 team members. We deliver cutting-edge IP solutions to multiple NVIDIA product lines, for example: datacenter, GeForce, automotive, networking etc. Our IPs include micro-processor, security, DL/CV accelerators, display, video encoder/decoder, image processor etc. We are looking to grow our teams with the smartest people in the world, join us if you want to learn about world’s leading IP technology and development process.   What you’ll be doing: • Design & verification of hardware Ips • Design & verification methodology study • Work with senior engineers to improve PPA of HW design • Create automation flow to improve engineering efficiency

更新于 2025-12-03上海